We use cookies to improve your experience with our site.
Zi-Chu Qi, Hui Liu, Xiang-Ku Li, Wei-Wu Hu. Design for Testability Features of Godson-3 Multicore Microprocessor[J]. Journal of Computer Science and Technology, 2011, 26(2): 302-313. DOI: 10.1007/s11390-011-1133-8
Citation: Zi-Chu Qi, Hui Liu, Xiang-Ku Li, Wei-Wu Hu. Design for Testability Features of Godson-3 Multicore Microprocessor[J]. Journal of Computer Science and Technology, 2011, 26(2): 302-313. DOI: 10.1007/s11390-011-1133-8

Design for Testability Features of Godson-3 Multicore Microprocessor

  • This paper describes the design for testability (DFT) challenges and techniques of Godson-3 microprocessor, which is a scalable multicore processor based on the scalable mesh of crossbar (SMOC) on-chip network and targets high-end applications. Advanced techniques are adopted to make the DFT design scalable and achieve low-power and low-cost test with limited IO resources. To achieve a scalable and flexible test access, a highly elaborate test access mechanism (TAM) is implemented to support multiple test instructions and test modes. Taking advantage of multiple identical cores embedding in the processor, scan partition and on-chip comparisons are employed to reduce test power and test time. Test compression technique is also utilized to decrease test time. To further reduce test power, clock controlling logics are designed with ability to turn off clocks of non-testing partitions. In addition, scan collars of CACHEs are designed to perform functional test with low-speed ATE for speed-binning purposes, which poses low complexity and has good correlation results.
  • loading

Catalog

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return